# e2V

# e2v technologies

#### **FEATURES**

- 395 (H) by 578 (V) Pixel Format
- 22 μm Square Pixels
- Active Area 12.7 x 8.5 mm
- Low Pixel Readout Noise
- Visible Light and X-ray Sensitive
- Uniform Response over Whole Image Area
- High Charge Transfer Efficiency
- Wide Dynamic Range
- Radiation Tolerant
- Advanced Inverted Mode Operation (AIMO)

#### **APPLICATIONS**

- Spectroscopy
- Scientific Imaging
- TDI Operation

## **INTRODUCTION**

The CCD62-06 series inverted mode sensor has a 385 x 578 pixel format, each pixel being 22  $\mu m$  square. Devices feature very low noise operation at cryogenic temperatures and are available in three quality grades.

The image sensing area of  $12.7 \times 8.5$  mm is intended for use in the full-frame method of operation, either in slow-scan mode or in time delay integration mode with final readout through the on-chip register and output amplifier. Signals are usually fed to a frame-store or computer for processing and reformatting for display purposes.

Standard three-phase clocking and buried channel charge transfer are employed. This device has an Advanced Inverted Mode structure which gives the full advantages of Inverted Mode operation whilst minimising the loss of full-well capacity.

The CCD62-06 inverted mode sensor is primarily intended to suit the requirements of astronomy and scientific measuring instruments but is suitable for use by other specialist users in applications requiring precise image analysis measurements over a very wide dynamic range.

The CCD62-06 is an upgraded version of the CCD02-06 with an improved output amplifier. The two devices are pin compatible.

# CCD62-06 Inverted Mode Sensor High Performance CCD Sensor



# **TYPICAL PERFORMANCE**

| Pixel readout frequency          |  | 20 - 12 000 kHz            |
|----------------------------------|--|----------------------------|
| Output amplifier sensitivity     |  | 1.7 $\mu V/e^-$            |
| Peak signal                      |  | 300 ke <sup>-</sup> /pixel |
| Dynamic range                    |  | . 75 000:1                 |
| Spectral range                   |  | 420 - 1060 nm              |
| Readout noise (at 253 K, 20 kHz) |  | 4 e <sup>-</sup> rms       |
| QE at 700 nm                     |  | 45 %                       |
| Peak output voltage (unbinned)   |  | 420 mV                     |

#### **GENERAL DATA**

#### **Format**

| Image region (section A)     |  | 385(H) x 288 | pixels |
|------------------------------|--|--------------|--------|
| Image region (section B)     |  | 385(H) x 290 | pixels |
| Image area (sections A + B)  |  | . 12.7 x 8.5 | mm     |
| Pixel pitch (row and column) |  | 22 x 22      | μm     |

#### **Package**

| Package size      |  |  |  |    |      |     |      | 25  | .4 | x 15  | mm    |
|-------------------|--|--|--|----|------|-----|------|-----|----|-------|-------|
| Number of pins .  |  |  |  |    |      |     |      |     |    |       | 20    |
| Inter-pin spacing |  |  |  |    |      |     |      |     | 2  | 2.54  | mm    |
| Inter-row spacing |  |  |  |    |      |     |      |     | 15 | 5.24  | mm    |
| Window material   |  |  |  | αı | ıart | 7 O | r re | emc | va | ble d | alass |

#### **PERFORMANCE**

|                                                                 | Min  | Typical            | Max    |                         |
|-----------------------------------------------------------------|------|--------------------|--------|-------------------------|
| Peak charge storage (see note 1)                                | 200k | 300k               | -      | e <sup>-</sup> /pixel   |
| Peak output voltage (unbinned)                                  | -    | 420                | -      | mV                      |
| Dark signal at 293 K (see note 2 and 3)                         | -    | 200                | 400    | e <sup>-</sup> /pixel/s |
| Charge transfer efficiency (see note 4): parallel serial        |      | 99.9999<br>99.9993 |        | %<br>%                  |
| Output amplifier sensitivity                                    | 1.3  | 1.7                | 2.1    | μV/e <sup>-</sup>       |
| Readout noise at 253 K (see notes 3 and 5)                      | -    | 4                  | 7      | rms e <sup>-</sup>      |
| Readout frequency (see note 6)                                  | -    | 20                 | 12 000 | kHz                     |
| Response non-uniformity (std. deviation)                        | -    | 3                  | -      | % of mean               |
| Dark signal non-uniformity (std. deviation) (see notes 3 and 7) | -    | 100                | 200    | e <sup>-</sup> /pixel/s |
| Output node capacity relative to image section                  | -    | 2.0                | -      |                         |

## **ELECTRICAL INTERFACE CHARACTERISTICS**

#### Electrode capacitances (measured at mid-clock level):

|                  | Min | Typical | Max |    |
|------------------|-----|---------|-----|----|
| IØ/IØ interphase | -   | 0.6     | -   | nF |
| RØ/RØ interphase | -   | 20      | -   | pF |
| IØ/SS            | -   | 3.0     | -   | nF |
| RØ/SS            | -   | 50      | -   | pF |
| Output impedance | -   | 250     | -   | Ω  |

#### **NOTES**

- 1. Signal level at which resolution begins to degrade.
- 2. Measured with  $V_{\rm SS}=9.5$  V. The typical average (background) dark signal at any temperature T (kelvin) between 230 and 300 K is given by:

$$Q_d/Q_{d0} = 1.14 \times 10^6 T^3 e^{-9080/T}$$

where  $Q_{d0}$  is the dark current at 293 K. Note that this is typical performance and some variation may be seen between devices. Below 230 K additional dark current components with a weaker temperature dependence may become significant.

- 3. This test is carried out on all sensors.
- 4. CCD characterisation measurements made using charge generated by X-ray photons of known energy.
- 5. Measured using a dual-slope integrator technique (i.e. correlated double sampling) with a 10 μs integration period.
- 6. Readout above 12 000 kHz can be achieved but performance to the parameters given cannot be guaranteed.
- 7. Measured between 253 and 293 K, excluding white defects.

#### **BLEMISH SPECIFICATION**

**Traps**Pixels where charge is temporarily held.
Traps are counted if they have a capacity

greater than 200 e<sup>-</sup> at 253 K.

 $\textbf{Slipped columns} \ \, \text{Are counted} \ \, \text{if they have an amplitude}$ 

greater than 200 e<sup>-</sup>.

**Black spots**Are counted when they have a responsivity

of less than 90% of the local mean signal illuminated at approximately half saturation.

White spots

Are counted when they have a generation rate 100 times the specified maximum dark signal generation rate at 293 K (measured between 233 and 273 K). The typical temperature dependence of white spot blemishes is different from that of the average dark signal and is given by:

$$Q_d/Q_{d0} = 122T^3e^{-6400/T}$$

White column A column which contains at least 9 white

defects

Black column A column which contains at least 9 black

defects.

| GRADE                                        | 0  | 1      | 2  |
|----------------------------------------------|----|--------|----|
| Column defects:<br>black or slipped<br>white | 0  | 1<br>0 | 3  |
| Black spots                                  | 4  | 6      | 80 |
| Traps > 200 e <sup>-</sup>                   | 0  | 1      | 5  |
| White spots                                  | 10 | 10     | 15 |

**Grade 5** . Devices which are fully functioning, but with image quality below that of grade 2 and which may not meet all other performance parameters

Minimum separation between

adjacent black columns . . . . . . . . . . . . 50 pixels

**Note** The effect of temperature on defects is that traps will be observed less at higher temperatures but more may appear below 253 K. The amplitude of white spots and columns will decrease rapidly with temperature.

# TYPICAL OUTPUT CIRCUIT NOISE (Measured at 140 K using clamp and sample)



# TYPICAL SPECTRAL RESPONSE AT 20 °C (No window)



# TYPICAL VARIATION OF DARK SIGNAL WITH SUBSTRATE VOLTAGE



© e2v technologies 100022, page 3

# TYPICAL VARIATION OF DARK SIGNAL WITH TEMPERATURE



# **DEVICE SCHEMATIC**



For device operation in the full-frame mode:

 $I\varnothing 1 = A\varnothing 1 + B\varnothing 1$ 

 $1\varnothing 2 = A\varnothing 2 + B\varnothing 2$ 

 $I\varnothing 3 = A\varnothing 3 + B\varnothing 3$ 

100022, page 4 © e2v technologies

# CONNECTIONS, TYPICAL VOLTAGES AND ABSOLUTE MAXIMUM RATINGS

|     |     |                                         | PULSE AMPLITUDE OR<br>DC LEVEL (V) (see note 8) |                 |                  |                                 |  |  |  |
|-----|-----|-----------------------------------------|-------------------------------------------------|-----------------|------------------|---------------------------------|--|--|--|
| PIN | REF | DESCRIPTION                             | Min                                             | Typical         | Max              | with respect to V <sub>SS</sub> |  |  |  |
| 1   | SS  | Substrate                               | 8                                               | 9.5             | 11               | -                               |  |  |  |
| 2   | AØ1 | Section A drive pulse, phase 1          | 10                                              | 12              | 15               | <u>±</u> 20 V                   |  |  |  |
| 3   | AØ2 | Section A drive pulse, phase 2          | 10                                              | 12              | 15               | <u>±</u> 20 V                   |  |  |  |
| 4   | AØ3 | Section A drive pulse, phase 3          | 10                                              | 12              | 15               | <u>±</u> 20 V                   |  |  |  |
| 5   | TD  | Test structure drain                    |                                                 | see note 9      |                  | -0.3  to  +25  V                |  |  |  |
| 6   | TS  | Test structure source                   |                                                 | see note 9      | -0.3  to  +25  V |                                 |  |  |  |
| 7   | RD  | Reset transistor drain                  | 15                                              | 17              | -0.3  to  +25  V |                                 |  |  |  |
| 8   | ØR  | Output reset pulse                      | 10                                              | 12              | <u>±</u> 20 V    |                                 |  |  |  |
| 9   | OD  | Output drain (see note 10)              | 24                                              | 28              | 31               | -0.3  to  +25  V                |  |  |  |
| 10  | OS  | Output transistor source                | Se                                              | ee output circ  | -0.3  to  +25  V |                                 |  |  |  |
| 11  | RØ3 | Readout register, phase 3 (clock pulse) | 8                                               | 10              | 15               | <u>±</u> 20 V                   |  |  |  |
| 12  | RØ2 | Readout register, phase 2 (clock pulse) | 8                                               | 10              | 15               | <u>±</u> 20 V                   |  |  |  |
| 13  | RØ1 | Readout register, phase 1 (clock pulse) | 8                                               | 10              | 15               | <u>±</u> 20 V                   |  |  |  |
| 14  | OG  | Output gate                             | 2                                               | 3               | 5                | ±20 V                           |  |  |  |
| 15  | ODD | Bias point (see note 10)                | 24                                              | V <sub>OD</sub> | 30               | -0.3  to  +30  V                |  |  |  |
| 16  | BØ3 | Section B drive pulse, phase 3          | 10                                              | 12              | 15               | ±20 V                           |  |  |  |
| 17  | BØ2 | Section B drive pulse, phase 2          | 10                                              | 12              | 15               | ±20 V                           |  |  |  |
| 18  | BØ1 | Section B drive pulse, phase 1          | 10                                              | 12              | 15               | <u>±</u> 20 V                   |  |  |  |
| 19  | IG  | Isolation gate                          |                                                 | see note 11     |                  | <u>+</u> 20 V                   |  |  |  |
| 20  | ABD | Anti-blooming drain                     |                                                 | see note 9      |                  | -0.3  to  +25  V                |  |  |  |

If all voltages are set to the 'typical' values, operation at or close to specification should be obtained. Some adjustment within the minimum - maximum range specified may be required to optimise performance.

Voltage between pairs of pins: OS to OD  $\pm$  15 V.

Maximum current through any source or drain pin: 10 mA.

#### **OUTPUT CIRCUIT**



## **NOTES**

- 8. All pulse low levels 0  $\pm$  0.5 V except readout register clocks  $\,+\,1$  V.
- 9. Not used. Connect to  $V_{\text{OD}}$ .
- 10. Maximum voltage with respect to substrate 25 V.
- 11. Not used. Connect to 0 V.
- 12. The amplifier has a DC restore circuit which is internally activated whenever BØ3 is high.
- 13. Not critical; can be a 7.5 mA constant current source, or 3.3 k $\Omega$  resistor.

© e2v technologies 100022, page 5

# FRAME READOUT TIMING DIAGRAM



# **DETAIL OF LINE TRANSFER**



100022, page 6 © e2v technologies

# **DETAIL OF OUTPUT CLOCKING**



# **LINE OUTPUT FORMAT**



<sup>\*</sup> Partially shielded transition elements

# **CLOCK TIMING REQUIREMENTS**

| Symbol                            | Description                             | Min             | Typical            | Max                |    |
|-----------------------------------|-----------------------------------------|-----------------|--------------------|--------------------|----|
| T <sub>i</sub>                    | Image clock period                      | 5               | 10                 | see note 14        | μs |
| t <sub>wi</sub>                   | Image clock pulse width                 | 3               | 5                  | see note 14        | μs |
| t <sub>ri</sub>                   | Image clock pulse rise time (10 to 90%) | 1               | 10                 | 0.5t <sub>oi</sub> | μs |
| t <sub>fi</sub>                   | Image clock pulse fall time (10 to 90%) | t <sub>ri</sub> | 10                 | 0.5t <sub>oi</sub> | μs |
| t <sub>oi</sub>                   | Image clock pulse overlap               | 1               | 3                  | 0.2T <sub>i</sub>  | μs |
| t <sub>li</sub>                   | Image clock pulse, two phase low        | 1               | 3                  | 0.2T <sub>i</sub>  | μs |
| t <sub>dir</sub>                  | Delay time, I∅ stop to R∅ start         | 3               | 5                  | see note 14        | μs |
| t <sub>dri</sub>                  | Delay time, R∅ stop to I∅ start         | 1               | 2                  | see note 14        | μs |
| T <sub>r</sub>                    | Output register clock cycle period      | 200             | see note 15        | see note 14        | ns |
| t <sub>rr</sub>                   | Clock pulse rise time (10 to 90%)       | 100             | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub>  | ns |
| t <sub>fr</sub>                   | Clock pulse fall time (10 to 90%)       | t <sub>rr</sub> | 0.1T <sub>r</sub>  | 0.3T <sub>r</sub>  | ns |
| t <sub>or</sub>                   | Clock pulse overlap                     | 40              | 0.5t <sub>rr</sub> | 0.1T <sub>r</sub>  | ns |
| t <sub>wx</sub>                   | Reset pulse width                       | 30              | 0.1T <sub>r</sub>  | 0.2T <sub>r</sub>  | ns |
| t <sub>rx</sub> , t <sub>fx</sub> | Reset pulse rise and fall times         | 20              | 0.5t <sub>rr</sub> | 0.2T <sub>r</sub>  | ns |
| t <sub>dx</sub>                   | Delay time, ØR low to RØ3 low           | 30              | 0.5T <sub>r</sub>  | 0.8T <sub>r</sub>  | ns |

# **NOTES**

- 14. No maximum other than that necessary to achieve an acceptable dark signal at the longer readout times.
- 15. As set by the readout period.

© e2v technologies 100022, page 7

# **OUTLINE**

# (All dimensions without limits are nominal)



| Ref | Millimetres      |  |
|-----|------------------|--|
| Α   | 25.40 ± 0.25     |  |
| В   | 15.24            |  |
| С   | 8.5              |  |
| D   | 6.3              |  |
| Е   | $14.99 \pm 0.20$ |  |
| F   | $0.55 \pm 0.10$  |  |
| G   | $0.70 \pm 0.15$  |  |
| Н   | $2.29 \pm 0.23$  |  |
| J   | 5.0              |  |
| K   | 0.46             |  |
| L   | 2.54             |  |
| M   | 22.86            |  |
| Ν   | $15.85 \pm 0.25$ |  |

The device is normally supplied with a temporary glass window for protection purposes. It can also be supplied with a fixed, quartz or fibre-optic window where required.

100022, page 8 © e2v technologies

## **ORDERING INFORMATION**

Options include:

- Temporary Quartz Window
- Permanent Quartz Window
- Temporary Glass Window

For further information on the performance of these and other options, please contact e2v technologies.

## HANDLING CCD SENSORS

CCD sensors, in common with most high performance MOS IC devices, are static sensitive. In certain cases a discharge of static electricity may destroy or irreversibly degrade the device. Accordingly, full antistatic handling precautions should be taken whenever using a CCD sensor or module. These include:

- Working at a fully grounded workbench
- Operator wearing a grounded wrist strap
- All receiving socket pins to be positively grounded
- Unattended CCDs should not be left out of their conducting foam or socket.

Evidence of incorrect handling will invalidate the warranty.

#### **HIGH ENERGY RADIATION**

Device characteristics will change when subject to ionising radiation.

Users planning to operate CCDs in high radiation environments are advised to contact e2v technologies.

#### **TEMPERATURE LIMITS**

|           |  |  |  | Min | Typical | Max |   |
|-----------|--|--|--|-----|---------|-----|---|
| Storage   |  |  |  | 73  | -       | 373 | Κ |
| Operating |  |  |  | 73  | 253     | 323 | Κ |

Operation or storage in humid conditions may give rise to ice on the sensor surface on cooling, causing irreversible damage.

Maximum device heating/cooling . . . 5 K/min

Whilst e2v technologies has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v technologies accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.